TY - JOUR AU - KH Kochaleema AU - G. Santhoshkumar PY - 2019/01/10 Y2 - 2024/03/19 TI - Methodology for Integrating Computational Tree Logic Model Checking in Unified Modelling Language Artefacts A Case Study of an Embedded Controller JF - Defence Science Journal JA - DSJ VL - 69 IS - 1 SE - Computers & Systems Studies DO - 10.14429/dsj.69.12294 UR - https://publications.drdo.gov.in/ojs/index.php/dsj/article/view/12294 AB - A unified modelling language (UML) based formal verification methodology that can be easily integrated into an embedded system software development life cycle is suggested. The approach augments UML diagrams with formal models through an interfacing domain and adds semantics to these diagrams. The suggested methodology; commences from functional specification and use case modelling, selects the most critical behaviour where formal verification can add value to the development cycle, analyses the selected behaviour using UML state transition diagram, derives a state chart matrix from the same, and a high level language software translates the state chart matrix to a labelled transition system. Safety properties are derived from system specifications and are expressed as computation tree logic (CTL) formulae. CTL model-checking algorithm from the literature is used for model- checking. The applicability of the suggested approach is established using a safety critical embedded controller used for deployment and recovery of sensor structures from an airborne platform. ER -