## A Software Defined Radio based UHF Digital Ground Receiver System for Flying Object using LabVIEW

Amiya Ranjan Panda<sup>!,\*</sup>, Debahuti Mishra<sup>#</sup>, and Hare Krishna Ratha<sup>!</sup>

Institutions Integrated Test Range, Chandipur - 756 025 India

<sup>#</sup>Department of Computer science and Engineering, Siksha 'O' Anusandhan University, Bhubaneswar -751 030, India \*E-mail: amiya87@gmail.com

E-mail: amiya8/@gmail.co

#### ABSTRACT

This study demonstrates the design and implementation of a software defined radio based digital ground receiver system using LabVIEW. In flight testing centre, command transmission system is used to transmit specific commands to execute some operation inside the flight vehicle. One ground receiver system is needed to monitor the transmitted command and monitor the presence of the command in air. The newly implemented ground receiver system consists of FPGA, RTOS and general processing unit. The analog to digital conversion and RF down conversions are carried out in high speed PCI extension for instrumentation express cards. The communication algorithms, digital down conversion are implemented in FPGAs. The communication system uses digital demodulation and decoding scheme and realised by NI PXI-7966R with Xilinx Virtex 5, SXT, FPGA. The performance of the receiver system has been analysed by linearity measurement of pre-amplifier Gain, Noise figure, frequency, power and also measurement of sensitivity. The results show successful implementation of the ground receiver system.

Keywords: FPGA; LabVIEW; Receiver; Software defined radio; SDR

## 1. INTRODUCTION

In Flight testing centre, command transmission system (CTS) is used to generate and transmit remote command signals to the airborne vehicle through RF link to execute some functioning inside the vehicle as per necessity in real time flight testing scenario. Real-time command transmission operation requires a very highly reliable and ruggedised platform. The commands transmitted by CTS is received and decoded by on board command reception system at flight vehicle (FV) and the commanded operation is done accordingly. One ground receiver system (GRS) is also needed to monitor the transmitted command and to observe the presence of the command in air. Hence the newly developed GRS system is incorporated with existing software defined radio (SDR) based CTS<sup>1</sup>.

The design of GRS entails real-time signal reception, processing as well as evaluation of the received signal. The system also has to make real-time communication with remote control unit (RCU) with various demanded protocols. RCU is utilised for remote operation of the CTS. The system flexibility that incorporates to various modulation schemes need to be made sure for future up-gradation.

The CTS has already been developed in SDR<sup>3-5</sup> platform. Hence it can be an outstanding alternative for developing a smart as well as reconfigurable GRS on the same and single SDR platform. Different kinds of CTS systems were utilised for test of different flight vehicles. So, different kinds of GRS systems are also needed for verification of functionality of CTS.

Received : 07 September 2016, Revised : 30 March 2017 Accepted : 12 April 2017, Online published : 24 April 2017 The recently developed SDR based GRS system incorporated in the same platform where CTS has been developed, resolves the issue of price of design as here just software updation has been required to implement the brand-new GRS system.

Quick modelling of various types of complex communication system is possible by using SDR platform now a day<sup>4,5</sup>. FPGA integrated with the compact-RIO platform is being used for development of many real-time applications<sup>6,7</sup>. For optimisation of DSP and memory intensive applications, the receiver procedures have been realised in FPGA<sup>8</sup>. The simulation and design of various modules of receiver are executed in LabVIEW FPGA module of NI's Flex-RIO system. It helps to simulate different modules of the framework in a quicker way and the important advantage is that the same simulation fits in real hardware implementation. LabVIEW programming is used for a quick prototype. To design the various mechanisms of the GRS system NI Flex-RIO system has been used. The main components of Flex-RIO system are LabVIEW FPGA<sup>6-12</sup> and LabVIEW RT, which makes it happen to realise different modules of the GRS system in faster way. The fixed point data type has been used to improve the resource utilisation in FPGA13-14.

The GRS system contains a real-time controller (RTC), host computer system and SDR based CTS (Fig. 1.). The RTC delivers a communication interface between remote control unit (RCU) and host computer that incorporates both CTS system and GRS system. Host computer is used for configuration, local mode operation and analysis of intermediate signal processing of the GRS system.



Figure 1. GRS incorporated in CTS.

## 2. MATHEMATICAL FORMULATION

#### 2.1 Digital Down Conversion

Digital down-converter (DDC) changes a digitised real signal centered at an intermediate frequency (IF) to a base banded complex signal centered at zero frequency. In addition to down conversion, DDC typically decimate to a lower sampling rate. The expression of FM modulated signal<sup>1</sup> input to the mixer is represented as,

$$FM(t) = A_c \cos(\omega_c t) + K_f \int_{-\infty}^{t} A \cos\left[\left\{\left\{\omega_0 + d(t)\right\}\Omega_t\right\}\right] dt$$
(1)

where  $A_c$  is amplitude of the carrier signal,  $\omega_c$  is the carrier frequency, d(t) is the binary data wave form,  $\Omega$  is a constant offset from the carrier frequency  $\omega_c$ .

Equation (1) can be expanded to,

$$FM(t) = A_c \cos(\omega_c t) + K_f A \frac{\sin\left\{\left\{\omega_0 + d(t)\right\}\Omega t\right\}}{\left\{\omega_0 + d(t)\right\}\Omega}$$
(2)

Taking  $p = \frac{\sin \{\{\omega_0 + d(t)\}\Omega t\}}{\{\omega_0 + d(t)\}\Omega}$ , Eqn. (2) can be written as,

$$FM(t) = A_c \cos(\omega_c t) + K_f A p \tag{3}$$

Equation (3) is one of the two inputs to the mixer shown in Fig. 3 (a), other is from Local oscillator. Output of mixer M(t), is as follows

$$M(t) = FM(t) \times A_{LO} \cos \omega_{LO}(t)$$
<sup>(4)</sup>

where,  $A_{LO}$  is the amplitude of the signal generated by local oscillator,  $\omega_{LO}$  is the frequency of the signal generated from local oscillator.

Equation (4) can be expanded to,

$$\frac{A_{c}A_{LO}}{2} \Big[ \cos\left\{ \left( \omega_{LO} + \omega_{C} \right) t + p \right\} + \cos\left\{ \left( \omega_{LO} - \omega_{C} \right) t - p \right\} \Big]$$
(5)

Now Eqn. (5) is passed through low pass filter having cutoff frequency  $(\omega_{LO} - \omega_C)$  or little above this. Output of low pass filter is as follows

$$\frac{A_c A_{LO}}{2} \cos\left\{ \left( \omega_{LO} - \omega_c \right) t - p \right\}$$
(6)

Converting Eqn. (6) into I-phase and Q-phase,

$$\frac{A_{c}A_{LO}}{2}\left\{\cos\left(\omega_{LO}-\omega_{c}\right)t\times\cos p+\sin\left(\omega_{LO}-\omega_{c}\right)t\times\sin p\right\}$$
(7)

Now this signal is taken from FM demodulation. We require In-phase  $s_i(t)$  and Q-phase  $s_o(t)$  of above signal for doing the arctangent de-modulation method.

$$S_{I}\left(t\right) = \frac{A_{c}A_{LO}}{2}\cos p \tag{8}$$

$$S_{\varrho}(t) = \frac{A_c A_{LQ}}{2} \sin p \tag{9}$$

#### 2.2 FM Demodulation

The complex signal is defined as,

$$S(t) = S_{I}(t) + jS_{Q}(t) = A_{c}e^{j\theta_{m}(t)}$$
<sup>(10)</sup>

The phase of the signal is obtained by,

$$\varphi(t) = \arctan\left(\frac{S_{\varrho}(t)}{S_{I}(t)}\right)$$
(11)

$$\frac{d\varphi(t)}{dt} = \frac{S_I(t)\frac{dS_Q(t)}{dt} - S_Q(t)\frac{dS_I(t)}{dt}}{S_I^2 + S_Q^2}$$
(12)

Here,  $\triangle \varphi(t)$  is the output of the differentiator. The value of  $\triangle \varphi(t)$  is as follows.

$$\Delta \varphi(t) = \pi K_f A \cos(\omega t) \tag{13}$$

Equation (13) can be written as,

 $\Delta \varphi(t) = \pi K_f A \cos(\omega_c t)$ 

#### 2.3 BFSK Demodulation

BFSK signals can be detected non-coherently. A correlator<sup>15</sup> technique is implemented to detect the bits. The Mark and space frequencies are so chosen that two signals are orthogonal.

$$\int_{kT}^{(k+1)T} S_1(t) S_2(t) = 0$$
(14)

The equality here is actually an approximation due to the existence of the double frequency term which we neglect. Quadrature null effect has been taken care of by using this technique. The received signal with an unknown phase can be written as

$$S_i(t,\theta) = A\cos(2\pi f_i t + \theta)$$
(15)

The signal  $S(t,\theta)$  is correlated with  $\cos 2\pi f_i t$  and correlated with  $\sin 2\pi f_i t$ .

$$\int_{0}^{\infty} A\cos\left(2\pi f_{i}t + \theta\right)\cos\left(2\pi f_{i}t\right)dt$$
(16)

Similarly,

$$\int_{0}^{t} A\cos\left(2\pi f_{i}t + \theta\right) \sin\left(2\pi f_{i}t\right) dt \tag{17}$$

Depending on the value of the unknown phase, these two outputs could be anything in  $\frac{-AT}{2}, \frac{AT}{2}$ . The squared sum of these two signals is not dependent on the unknown phase. That is

$$\left(\frac{AT}{2}\cos\theta\right)^2 + \left(\frac{AT}{2}\sin\theta\right)^2 = \frac{A^2T^2}{2}$$
(18)

From the received bits further Manchester decoded bits are extracted. The extracted bits are compared with the previous bit. If the current bit and the previous bit are equal it is dumped into one array. If the bits are not equal it is dumped into the second array.

#### 3. SOFTWARE IMPLEMENTATION

SDR can be implemented in different platforms<sup>17-22</sup>. But here, for design as well as simulation of the GRS application, a high label graphical programming language LabVIEW is used in Flex-RIO platform.

# 3.1 LabVIEW Flex-RIO Software Communication Architecture

The LabVIEW Flex-RIO software communication architecture can be realised as three-layer architecture as shown in Fig. 2. For design and development of different layer applications, FPGA LabVIEW, Real Time LabVIEW and general purpose LabVIEW platforms have been used respectively<sup>1</sup>.

#### 3.2 Receiver Realisation using LabVIEW FPGA

Optimisation is achieved in coding of FPGA and in timing in various methods, such as maintaining synchronisation in



Figure 2. Communication architecture of NI Flex-RIO.

reading, writing I/O and between loops, building modular reusable sub VIs, annulling arbitration by minimal use of common recourses, use of local variables, parallelism, adjusting of pipeline stages, minimization of memory transfer<sup>13-14</sup>.

LabVIEW FPGA VI uses variables, memory items and FIFOs for transferring current values among loops. Variables store the most recent information in the flip-flops of the FPGA. Another way for sharing the most recent values is to utilise available memory items. It has two types of memory items: target scoped and VI defined. FIFO data transfer method has been used for communicating messages or streaming data between two or more loops

Receiver design contains digital down conversion of FM modulated signal from IF to baseband frequency. It follows digital FM demodulation, digital BFSK demodulation and finally Manchester decoding and code detection for command identification.

#### 3.2.1 Realisation of Digital Down Conversion

A digital down-converter (DDC) converts a digitised real signal centred at an intermediate frequency (IF) to a base banded complex signal centered at zero frequency. In addition to down conversion, DDC is typically decimated to a lower sampling rate.

A conventional DDC has three major sections: a digital mixer, a digital local oscillator, a FIR low pass filter. The digital mixer and local oscillator translate the digital IF samples down to baseband. The FIR low pass filter limits the signal bandwidth and acts as a decimating low pass filter as shown in Fig. 3(a).

#### 3.2.2 Realisation of FM Demodulation

In Fig. 3 (c) depicted the LabVIEW implementation of digital down conversion of FM modulated signal. A loop is running at 100 MHz rate. A direct digital synthesiser (DDS)<sup>22</sup> is generating a sinusoidal signal of 15 MHz frequency which is multiplying with received FM modulated signal at 15 MHz IF frequency through a mixer. The higher frequency component of the multiplied output is filtered out by a low pass filter whose cut off frequency is selected at 5 MHz. The detailed flowchart of the same is shown in Fig. 3(b).

The data output of low pass filter is being shared with another loop of 5 MHz rate through a Target defined FIFO named as IO\_FPGA\_FIFO. This loop is doing digital FM demodulation with digital ARCTAN algorithm as shown in Fig. 4. This type of FM demodulator is called ARCTAN differentiated demodulator. Direct division of quadrature signals rejects amplitude modulation components. This is demonstrated in Fig. 4(b).

## 3.2.3 Realisation of BFSK Demodulation and Manchester Decoding

After FM demodulation, BFSK demodulation is done. The block diagram of BFSK demodulation is as shown in Fig. 5 (a). For implementing the above block diagram in LabVIEW FPGA, two separate DDSs are used for generating two different frequencies. This is as shown in Fig. 5 (c). In this implementation, the BFSK demodulation algorithm is running at 5MHz loop rate. The data of BFSK modulated signal are



Figure 3. Digital down conversion of FM modulated signal (a) general overview, (b) Flowchart, (c) LabVIEW implementation.



Figure 4. FM demodulation; (a) LabVIEW implementation of FM demodulation, (b) Flowchart of Arc/Tan FM demodulation, (c) Digital ARCTAN Differentiated Demodulator method.



Figure 5. BFSK demodulation; (a) Block diagram, (b) Flowchart, (c) LabVIEW implementation.

being collected in this implementation from FM demodulation program loop (Fig. 5(c)) through a FIFO named as FM\_BFSK\_FIFO. The flowchart of BFSK demodulation is as shown in Fig. 5(b).

Finally command decoding is done by the Algorithm mentioned in the Fig. 5(b). As per the algorithm, received bits are captured and continuous processing is being done in real time for command identification. In this algorithm, first and foremost condition is to catch the start bit sequence of frame. Once it is found, then collect all data bits which follow the start bit sequence and then match the collected data bit sequence with all commands data frame. Each time, before collecting the data bits, start bit synchronisation is required for better command detection, which is as shown in Fig. 5(b).

#### 4. HARDWARE REALISATION

The configuration hardware for developing SDR based GRS system is shown in Fig. 6. This hardware is a COTS product of NI which consists of a single PXIe chassis (NI PXIe 1075, 18 slot PXIe chassis) with real time PXIe controller (NI PXIe 8135 Controller with Intel i7 processor) and a several number of PXIe modules .Digital FM demodulation, digital BFSK demodulation and finally Manchester decoding and code detection for command identification are implemented in the NI PXIe-7966R NI Flex-RIO FPGA Module<sup>22-24</sup>. For performing ADC, NI 5781 Baseband Transceiver Adapter Module is used. For down converting RF signal to IF signal in the region of UHF range one down converter module NI PXI 5600 is used. For serial communication between range safety panel<sup>1</sup> and GRS, NI PXIe-8430/8 Port, RS232 serial interface is used.

#### 5. EXPERIMENTAL RESULTS

The experiment was performed by transmitting commands through ground CTS and received those commands by implemented GRS. The transmission is done at different condition such as transmission at high power, transmission at low power with different frequencies in UHF band. The transmitted commands are received by GRS in all conditions and the various signal attributes were evaluated. The system specifications establishing during the tests were portrayed in Table 1.



Figure 6. Hardware configuration block diagram of SDR based GRS system.

Table 1. SDR based GRS parameters setting

| Parameters                          | <b>Operation range</b> | Unit |
|-------------------------------------|------------------------|------|
| Baseband data rate                  | 2-8                    | Kbps |
| BFSK mark frequency                 | 0-50                   | kHz  |
| BFSK space frequency                | 0-50                   | kHz  |
| FM deviation                        | 100-200                | kHz  |
| IF center frequency                 | 15-35                  | MHz  |
| RF down conversion center frequency | 25-2750                | MHz  |

Radio communication systems and the radio links are generally described with parameters like signal to noise ratio and  $E_b/N_o$ . BER is generally determined in terms of Probability of Error (POE). The POE function for non-coherent BFSK is represented by Eqn (19).

$$P_e = \frac{1}{2} e^{-\frac{E_b}{2N_0}}$$
(19)

The BER performance of the received signal is analysed and observed to be similar with the theoretical BER performance of non-coherent BFSK modulated signal, which is as shown in Fig. 7.

At receiver chain, the RF signal conditioning is performed by NI PXI 5690 module. NI PXI 5690 module consists of low noise / high gain amplifier and programmable attenuators. The operational range of the PXIe modules is 100 kHz to 3 GHz. In our application, the fixed gain path is used with atypical gain



Figure 7. Plot between BER and  $E_{\mu}/N_{\mu}$  (theoretical vs. observed).

of 30 dB across all frequencies.

The validation of the GRS has been done by performing different tests. Among them, the output power linearity and frequency linearity are two important parameters to be examined during the test. It has been encountered that the gain and noise figure are especially linear in specified frequency range (Figs. 8(a), 8(b)). The channel offers a low noise figure and flat frequency response as shown in Fig. 8 (c). The receiver sensitivity has also been checked, which was found to be -95 dBm linearity over our frequency range of operation.



Figure 8. Linearity measurement w.r.t; (a) Gain, (b) Noise figure, (c) frequency (Plot between input frequency and output frequency.

For proper validation of the performance of the GRS, intermediate signal for reception data are captured and analysed. The FM demodulation is implemented using intermediate frequencies at 15 MHz (Figs. 9(a) and 9(b) shows frequency spectrum for transmit IF and receive IF.



Figure 9. IF spectrum observed in spectrum analyzer at (a) 15 MHz at receiver side, (b) received IF frequency observed in oscilloscope.

## 6. CONCLUSIONS

In this study a SDR based GRS; a receiver system implementation exists. The system has actually been developed utilising NI-Flex RIO arrangement. Xilinx FPGA incorporated into the Flex RIO component has given a very highly flexible system for complicated algorithms for GRS system designing. The system has been designed by using LabVIEW FPGA component software and also deployed with LabVIEW RT running in to the controller chassis. The RT LabVIEW gives a very reliable and also rapid communication between the RCU as well as GRS receiver system.

Suitable algorithms for signal reception, decoding, baseband and pass band demodulation, digital down conversion, filter design have been selected as well as applied to guarantee optimised uses of hardware. The functional performance of the GRS has been evaluated by reception of commands from the CTS satisfactorily. The performance of the system is examined through study of the intermediate signal processing. Evaluation is done at both IF and RF stages of receiver at UHF band by transmitting and receiving different frequencies at real-time telecommunication operation environment.

## REFERENCES

 Panda, A.R.; Mishra, D. & Ratha, H.K. FPGA Implementation of Software Defined Radio based Flight Termination System, *IEEE Trans. Ind. Informat.*, 2015, 11(1), 74-82.

doi:10.1109/TII.2014.2364557

- Panda, A.R.; Mishra, D. & Ratha, H.K. Implementation of SCADA/HMI system for real-time controlling and performance monitoring of SDR based flight termination system. *J. Indust. Info. Integration*, 2016, **3**(1), 20-30. doi: 10.1016/j.jii.2016.07.001.
- Tuttlebee, W.H.W. Software-defined radio: facets of a developing technology. *IEEE Pers. Commun.*, 1999, 6(2), 38-44.

doi: 10.1109/98.760422

 Ulversoy, T. Software defined radio: Challenges and opportunities. *IEEE Commun. Surveys Tuts*, 2010, 12(4), 531-550.

doi: 10.1109/SURV.2010.032910.00019

 Baldini, G.; Sturman, T.; Biswas, A.R.; Leschhorn, R.; Godor, G. & Street, M. Security aspects in software defined radio and cognitive radio networks: A survey and a way Ahead. *IEEE Commun. Surveys Tuts*, 2012, 14(2), 355-379.

doi: 10.1109/SURV.2011.032511.00097.

- Meier, J.; Kelley, R.; Isom, B.M.; Yeary, M. & Palmer, R.D. Leveraging software-defined radio techniques in multichannel digital weather radar receiver design. *IEEE Trans. Instrum. Meas.*, 2012, 61(6), 1571-1582. doi: 10.1109/TIM.2011.2178670
- Soghoyan, A.; Suleiman, A. & Akopian, D. A development and testing instrumentation for GPS software defined radio with fast FPGA prototyping support. *IEEE Trans. Instrum. Meas.*, 2014, 63(8), 2001-2012. doi: 10.1109/TIM.2014.2304352
- Chang, Chia-Yuan; Su, Bo-Ting Hung-Wei; Yen, Wei-Chung & Chen, Shean-Jen. Easily implementable field programmable gate array-based adaptive optics system with state-space multichannel control. *Rev. Sci. Instru.*, 2013, 84(9), 095112 - 095112-5. doi: 10.1063/1.4821619
- Xiong, Shaomin & Bogy, D.B. Hard disk drive servo system based on field-programmable gate arrays. *IEEE Trans. Ind. Electron.*, 2014, **61**(9), 4878-4884. doi: 10.1109/TIE.2013.2288215
- Zheng, Guozhen; Zheng, Wei; Zhuang, Ge; Zhang, Ming & Ding, Tonghai. The design of global interlock system in J-TEXT. *IEEE Trans. Plasma Sci.*, 2014, **42**(6), 1775-1779.
   dei: 10.1100/SOFE 2012.6625201

doi: 10.1109/SOFE.2013.6635301

11. Marignetti, F.; Minutillo, M.; Perna, A. & Jannelli, E. Assessment of fuel cell performance under different air

stoichiometries and fuel composition. *IEEE Trans. Ind. Electron.*, 2011, **58**(6), 2420-2426. doi: 10.1109/TIE.2010.2069073

- Robson, C.C.W.; Bousselham, A. & Bohm, C. An FPGAbased general-purpose data acquisition controller. *IEEE Trans. Nucl. Sci.*, 2006, **53**(4), 2092-2096. doi: 10.1109/RTC.2005.1547438
- 13. Monmasson, E.; Idkhajine, L.; Cirstea, M. N.; Bahri, I.; Tisan, A. & Naouar, M.W. FPGAs in industrial control applications. *IEEE Trans. Ind. Inf.*, 2011, 7(2), 224–243. doi: 10.1109/TII.2011.2123908.
- Monmasson, E. &Cirstea, M. N. FPGA design methodology for industrial control systems—A review, *IEEE Trans. Ind. Electron.*, 2007, 54(4), 1824–1842. doi: 10.1109/TIE.2007.898281
- Mocsar, G.; Kreith, B.; Buchholz, J.; Krieger, J. W.; Langowski, J. & Vamosi, G. Multiplexed multiple-tau autoand cross-correlators on a single field programmable gate array. *Rev. Sci. Instru.*, 2012, **83**(4), 046101 - 046101-3. doi: 10.1063/1.3700810
- Alluri, V. B.; Heath, J.R.; Lhamon, M. A new multichannel, coherent amplitude modulated, time-division multiplexed, software-defined radio receiver architecture, and fieldprogrammable-gate-array technology implementation. *IEEE Trans. Signal Process*, 2010, **58**(10), 5369-5384. doi: 10.1109/TSP.2010.2056921
- 17. Kenington, P.B. RF and baseband techniques for software defined radio. Boston: Artech House, 2005.
- Liu, D.; Nilsson, A.; Tell, E. ;Wu, Di & Eilert, J. Bridging dream and reality: Programmable baseband processors for software-defined radio. *IEEE Commun. Mag.*, 2009, 47(9), 134-140.

doi: 10.1109/MCOM.2009.5277467

- Ferrari, P.; Flammini, A. & Sisinni, E. New architecture for a wireless smart sensor based on a software-defined radio. *IEEE Trans. Instrum. Meas.*, 2011, **60**(6), 2133-2141. doi: 10.1109/TIM.2011.2117090
- Shono, T.; Shirato, Y.; Shiba, H.; Uehara, K.; Araki, K. & Umehira, M. IEEE 802.11 wireless LAN implemented on software defined radio with hybrid programmable architecture. *IEEE Trans. Wireless Commun.*, 2005, 4(5), 2299-2308. doi: 10.1109/TWC.2005.853967.
- Beluch, T.; Perget, F.; Henaut, J.; Dragomirescu, D. & Plana, R. Mostly digital wireless ultra wide band communication architecture for software defined radio. *IEEE Microw. Mag.*, 2012, **13**(1), 132-138. doi: 10.1109/MMM.2011.2174121
- Gunn, J.E.; Barron, K.S. & Ruczczyk, W. A low power DSP core based software radio architecture. *IEEE Select. Areas Commun.*, 1999, **17**, 574-590. doi: 10.1109/49.761037

- 23. https://www.xilinx.com/support/documentation/data\_ sheets/ds100.pdf (Accessed on 30 March 2017).
- 24. National Instruments, NI PXI-7966R R Series Multifunction RIO with Virtex-5 SXT FPGA [Online]. Available: http://ni.com (Accessed on 30 March 2017).

#### ACKNOWLEDGEMENTS

Authors are very much thankful to Dr B.K. Das (Scientist 'H'), Director, Integrated Test Range (ITR), Defence Research and Development Organisation (DRDO) for his support and encouragement to do the research work. Authors acknowledge the support of ITR, Chandipur for providing the laboratory infrastructure for carrying out the design, testing and realisation of the SDR based GRS.

## CONTRIBUTORS

**Mr** Amiya Ranjan Panda received MTech (Comp. Sci. Eng.) from Kalinga Institute of Industrial Technology, Deemed University, Odisha, in 2012. He is currently working as Research Associate at Integrated Test Range, Defence Research and Development Organisation (DRDO), India. He has submitted his PhD Thesis in Siksha 'O' Anusandhan University, Odisha, India. His research is mainly in real time data acquisition, communication, software defined radio and flight termination system. His research interests are supervisory control and data acquisition, machine learning and soft computing.

He wass involved in design, development and testing of the current study.

**Dr Debahuti Mishra** received MTech from Kalinga Institute of Industrial Technology Deemed University, Odisha, in 2006. She did her PhD in Computer Science and Engineering from Siksha 'O' Anusandhan University, Odisha, India in the year 2011. She is a Professor in the Department of Computer Science and Engineering, Institute of Technical Education & Research (ITER) under Siksha 'O' Anusandhan University, Odisha. Her research areas include data mining, bioinformatics, data acquisition, software engineering, soft computing and machine learning.

She was involved in design, documentation and testing in the current study.

**Mr Hare Krishna Ratha** received the BTech (Electr. & Telecomm. Eng.) and the MTech (Telecomm. Syst. Eng.) from Sambalpur University, India and IIT Kharagpur, India in 1988 and 1996, respectively. Currently he is working as Additional Director at Integrated Test Range, Defence Research & Development Organisation, India. His research interests broadly include various range technologies like real time data acquisition, communication, computing, and flight termination system. He was involved in overall design, hardware design and testing in the current study.